International Conference on VLSI, Communication & Instrumentation |
Foundation of Computer Science USA |
ICVCI - Number 7 |
None 2011 |
Authors: B. Vijaya Prasanna, J. Chinna Babu |
f2d7ac67-4c4b-44f5-9e49-66d98d7fa0fd |
B. Vijaya Prasanna, J. Chinna Babu . VLSI Implementation of a High-Throughput Soft-Bit-Flipping Decoder for Geometric LDPC Codes. International Conference on VLSI, Communication & Instrumentation. ICVCI, 7 (None 2011), 13-18.
The main objective of this proposed is to design to improve the error performance with high throughput and without consuming much chip area. VLSI-based decoding of geometric low-density parity-check (LDPC) codes using the sum–product or min-sum algorithms is known to be very difficult due to large memory requirement and high interconnection complexity caused by high variable and column degrees. In this paper, a low-complexity high-performance algorithm is introduced for decoding of high-weight LDPC codes. The developed soft-bit-flipping (SBF) algorithm having every advantages of bit-flipping (BF) algorithm and more advantages like further utilizes reliability of estimates to improve error performance. A hybrid decoding scheme comprised of the BF and SBF algorithms is also proposed to shorten the decoding time. Parallel and pipelined VLSI architecture is developed to increase the throughput without consuming much chip area.