CFP last date
20 January 2025
Reseach Article

FPGA – based High Resolution Digital Pulse Width Modulator with Minimum Sequential Reset Logic

by Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 123 - Number 16
Year of Publication: 2015
Authors: Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta
10.5120/ijca2015905740

Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta . FPGA – based High Resolution Digital Pulse Width Modulator with Minimum Sequential Reset Logic. International Journal of Computer Applications. 123, 16 ( August 2015), 18-23. DOI=10.5120/ijca2015905740

@article{ 10.5120/ijca2015905740,
author = { Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta },
title = { FPGA – based High Resolution Digital Pulse Width Modulator with Minimum Sequential Reset Logic },
journal = { International Journal of Computer Applications },
issue_date = { August 2015 },
volume = { 123 },
number = { 16 },
month = { August },
year = { 2015 },
issn = { 0975-8887 },
pages = { 18-23 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume123/number16/22044-2015905740/ },
doi = { 10.5120/ijca2015905740 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-06T23:12:53.039035+05:30
%A Gaurav Gupta
%A Sangeeta Nakhate
%A Shubham Gupta
%T FPGA – based High Resolution Digital Pulse Width Modulator with Minimum Sequential Reset Logic
%J International Journal of Computer Applications
%@ 0975-8887
%V 123
%N 16
%P 18-23
%D 2015
%I Foundation of Computer Science (FCS), NY, USA
Abstract

Digitization of modern world has led to increasing use of digital equipment. The pioneer equipment in this regard is Digital Pulse Width Modulators. Although there is limit on clock frequency which is to be used in digital circuit. This paper describes simple Digital Pulse Width Modulator with optimized Area using Field Programmable Gate Arrays (FPGA). The proposed architecture uses a phase shifter mechanism provided by on chip Digital Clock Manager (DCM) in FPGA. The circuit uses such design to reduce cell Area to greater limit. The design is experimentally tested and compared with other design.

References
  1. D. Navarro, L.A. Barragán, J.I. Artigas, I. Urriza, O. Lucía, and O. Jiménez, “FPGA-based High Resolution Synchronous Digital Pulse Width Modulator”, IEEE Transactions on Power Electronics, March 2010.
  2. A. Mohammed, "Digital Control of Power Converters," in Applied Power Electronics Conference and Exposition, Professional Education Seminars Workbook, 2008
  3. A. Prodic, D. Maksimovic, and R. W. Erickson, "Design and Implementation of Digital PWM Controller for a High-Frequency Switching DC-DC Power Converter," in Proc. IEEE IECON, pp. 893-898, 2001.
  4. TMS320x28xx, 28xxx High-Resolution Pulse Width Modulator (HRPWM), Reference Guide, Texas Instruments SPRU924C, April 2007.
  5. A. Syed, E. Ahmed, D. Maksimovic, and E. Alarcón, "Digital Pulse Width Modulator Architectures", in Proc. IEEE PESC, pp. 4689-4695, 2004.
  6. Xilinx. Spartan-3 Generation FPGA User Guide. Chapter 3. UG331 (v1.5) January 21, 2009.
  7. J. Quintero, M. Sanz, A. Barrado, A. Lázaro, "FPGA based Digital Control with High-Resolution Synchronous DPWM and High-Speed Embedded A/D Converter", in Proc. IEEE APEC, pp. 1360-1366, 2009.
  8. K. Wang, N. Rahman, Z. Lukić, and A. Prodić, "All-Digital DPWM/DPFM Controller for Low-Power DC-DC Converters", in Proc. IEEE APEC, pp. 719-723, 2006.
  9. R. Foley, R. Kavanagh, W. Marnane, and M. Egan, "Multiphase Digital Pulse width Modulator", IEEE Transactions on Power Electronics, vol. 21, no. 3, pp. 842-846, May 2006.
  10. S. C. Huerta, A. Castro, O. García, and J. A. Cobos, "FPGA-based Digital Pulse width Modulator with Time Resolution under 2 ns," IEEE Transactions on Power Electronics, vol. 23, no. pp. 3135-3141, 2008.
Index Terms

Computer Science
Information Sciences

Keywords

HRDPWM DCM FPGA RESET logic