International Journal of Computer Applications |
Foundation of Computer Science (FCS), NY, USA |
Volume 123 - Number 16 |
Year of Publication: 2015 |
Authors: Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta |
10.5120/ijca2015905740 |
Gaurav Gupta, Sangeeta Nakhate, Shubham Gupta . FPGA – based High Resolution Digital Pulse Width Modulator with Minimum Sequential Reset Logic. International Journal of Computer Applications. 123, 16 ( August 2015), 18-23. DOI=10.5120/ijca2015905740
Digitization of modern world has led to increasing use of digital equipment. The pioneer equipment in this regard is Digital Pulse Width Modulators. Although there is limit on clock frequency which is to be used in digital circuit. This paper describes simple Digital Pulse Width Modulator with optimized Area using Field Programmable Gate Arrays (FPGA). The proposed architecture uses a phase shifter mechanism provided by on chip Digital Clock Manager (DCM) in FPGA. The circuit uses such design to reduce cell Area to greater limit. The design is experimentally tested and compared with other design.