CFP last date
20 January 2025
Reseach Article

Comparative Analysis of Universal Gates using MCML and CMOS Technique

by Ginni Jain, Keerti Vyas, Vijendra K Maurya, Rajeev Mathur
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 118 - Number 5
Year of Publication: 2015
Authors: Ginni Jain, Keerti Vyas, Vijendra K Maurya, Rajeev Mathur
10.5120/20743-3128

Ginni Jain, Keerti Vyas, Vijendra K Maurya, Rajeev Mathur . Comparative Analysis of Universal Gates using MCML and CMOS Technique. International Journal of Computer Applications. 118, 5 ( May 2015), 27-29. DOI=10.5120/20743-3128

@article{ 10.5120/20743-3128,
author = { Ginni Jain, Keerti Vyas, Vijendra K Maurya, Rajeev Mathur },
title = { Comparative Analysis of Universal Gates using MCML and CMOS Technique },
journal = { International Journal of Computer Applications },
issue_date = { May 2015 },
volume = { 118 },
number = { 5 },
month = { May },
year = { 2015 },
issn = { 0975-8887 },
pages = { 27-29 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume118/number5/20743-3128/ },
doi = { 10.5120/20743-3128 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-06T23:01:26.527872+05:30
%A Ginni Jain
%A Keerti Vyas
%A Vijendra K Maurya
%A Rajeev Mathur
%T Comparative Analysis of Universal Gates using MCML and CMOS Technique
%J International Journal of Computer Applications
%@ 0975-8887
%V 118
%N 5
%P 27-29
%D 2015
%I Foundation of Computer Science (FCS), NY, USA
Abstract

MOS current mode logic (MCML) is an emerging logic family which is gaining attention due to its high speed of operation, robust performance and presence of mere switching noise as compared to the CMOS logic family. In this paper we have compared universal gates using MCML and conventional CMOS in terms of power and propagation delay at 16-nm Technology node. Comparative analysis shows that MCML universal gates has less power and delay as compared to conventional CMOS based universal gates at 16 nm technology. Variability analysis establishes MCML based universal gates as the most resilient and immune to various electrical parameters.

References
  1. K. M. Sharaf and M. I. Elmasry, "An aecmte analytical propagation delay model for high-speed CML bipolar circuits" IEEE JSSC, vol. 29, pp. 31-45, Jan 1994.
  2. K M. Sharaf and M. I. Elmasry, *' Analysis and optimhtion of series gated CML and ECL bipolar circuits," IEEE JSSC, vol. 31,NO 2, pp. 202-211, Feb. 1996.
  3. P. K. Tien, '' propagation delay in high speed Silicon bipolar and GaAs HBT digital circuits," ht. I. High speed electron, vol. 1, pp. 101- 124,1990.
  4. P. Gray, P. Hurst, S. Lewis and R. Meyer, Analysis and Design of Analog Integrated Circuits, John Wiley & Sons, 4th Edition, New York, 2000.
  5. "Performance Characteristics of 14 nm Near Threshold MCML Circuits" presented at the IEEE S3S Conference 2013.
  6. Hassan Hassan, Mohab Anis and Mohamed Elmasry "MOS Current Mode Logic: Design, Optimization, and Variability in IEEE 2004.
  7. S. H. Amer, A. S. Emara, R. Mohie El-Din, M. M. Fouad, A. H. Madian, H. H. Amer, M. B. Abdelhalim and H. H. Draz " Testing Current Mode Two- Input Logic Gates", IEEE CCECE 2014 Toronto, Canada.
  8. S. Khabiri and M. Shams, "Implementation of MCML universal logic gate for 10GHz-range in 0. 13?m CMOS technology", Proceedings of the 2004 International Symposium on Circuits and Systems, Vancouver, Canada, vol. II, pp. 653-6, May 2004.
Index Terms

Computer Science
Information Sciences

Keywords

MCML CMOS power and delay